Fixed logo i nschematic and datasheet. Added images to readme.
This commit is contained in:
		| @@ -1 +0,0 @@ | ||||
| /home/david/VelesLabs/smart_household/rht_sensor_wired/PCB_25x25mm_4Layers/_autosave-rht_wired_sensor.kicad_sch | ||||
							
								
								
									
										
											BIN
										
									
								
								PCB/Project_Outputs/3D_Model/rht_wired_sensor.png.png
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										
											BIN
										
									
								
								PCB/Project_Outputs/3D_Model/rht_wired_sensor.png.png
									
									
									
									
									
										Normal file
									
								
							
										
											Binary file not shown.
										
									
								
							| After Width: | Height: | Size: 423 KiB | 
										
											Binary file not shown.
										
									
								
							| @@ -3,10 +3,12 @@ | ||||
|     "active_layer": 39, | ||||
|     "active_layer_preset": "All Layers", | ||||
|     "auto_track_width": true, | ||||
|     "hidden_netclasses": [], | ||||
|     "hidden_nets": [], | ||||
|     "high_contrast_mode": 0, | ||||
|     "net_color_mode": 1, | ||||
|     "opacity": { | ||||
|       "images": 0.6, | ||||
|       "pads": 1.0, | ||||
|       "tracks": 1.0, | ||||
|       "vias": 1.0, | ||||
| @@ -36,7 +38,6 @@ | ||||
|       8, | ||||
|       9, | ||||
|       10, | ||||
|       11, | ||||
|       12, | ||||
|       13, | ||||
|       14, | ||||
|   | ||||
| @@ -1,5 +1,6 @@ | ||||
| { | ||||
|   "board": { | ||||
|     "3dviewports": [], | ||||
|     "design_settings": { | ||||
|       "defaults": { | ||||
|         "board_outline_line_width": 0.049999999999999996, | ||||
| @@ -135,7 +136,8 @@ | ||||
|       "zones_allow_external_fillets": false, | ||||
|       "zones_use_no_outline": true | ||||
|     }, | ||||
|     "layer_presets": [] | ||||
|     "layer_presets": [], | ||||
|     "viewports": [] | ||||
|   }, | ||||
|   "boards": [], | ||||
|   "cvpcb": { | ||||
| @@ -319,18 +321,23 @@ | ||||
|     "rule_severities": { | ||||
|       "bus_definition_conflict": "error", | ||||
|       "bus_entry_needed": "error", | ||||
|       "bus_label_syntax": "error", | ||||
|       "bus_to_bus_conflict": "error", | ||||
|       "bus_to_net_conflict": "error", | ||||
|       "conflicting_netclasses": "error", | ||||
|       "different_unit_footprint": "error", | ||||
|       "different_unit_net": "error", | ||||
|       "duplicate_reference": "error", | ||||
|       "duplicate_sheet_names": "error", | ||||
|       "endpoint_off_grid": "warning", | ||||
|       "extra_units": "error", | ||||
|       "global_label_dangling": "warning", | ||||
|       "hier_label_mismatch": "error", | ||||
|       "label_dangling": "error", | ||||
|       "lib_symbol_issues": "warning", | ||||
|       "missing_bidi_pin": "warning", | ||||
|       "missing_input_pin": "warning", | ||||
|       "missing_power_pin": "error", | ||||
|       "missing_unit": "warning", | ||||
|       "multiple_net_names": "warning", | ||||
|       "net_not_bus_member": "warning", | ||||
|       "no_connect_connected": "warning", | ||||
| @@ -340,6 +347,7 @@ | ||||
|       "pin_to_pin": "warning", | ||||
|       "power_pin_not_driven": "error", | ||||
|       "similar_labels": "warning", | ||||
|       "simulation_model_issue": "ignore", | ||||
|       "unannotated": "error", | ||||
|       "unit_value_mismatch": "error", | ||||
|       "unresolved_variable": "error", | ||||
| @@ -357,7 +365,7 @@ | ||||
|   "net_settings": { | ||||
|     "classes": [ | ||||
|       { | ||||
|         "bus_width": 12.0, | ||||
|         "bus_width": 12, | ||||
|         "clearance": 0.2, | ||||
|         "diff_pair_gap": 0.25, | ||||
|         "diff_pair_via_gap": 0.25, | ||||
| @@ -371,13 +379,15 @@ | ||||
|         "track_width": 0.25, | ||||
|         "via_diameter": 0.8, | ||||
|         "via_drill": 0.4, | ||||
|         "wire_width": 6.0 | ||||
|         "wire_width": 6 | ||||
|       } | ||||
|     ], | ||||
|     "meta": { | ||||
|       "version": 2 | ||||
|       "version": 3 | ||||
|     }, | ||||
|     "net_colors": null | ||||
|     "net_colors": null, | ||||
|     "netclass_assignments": null, | ||||
|     "netclass_patterns": [] | ||||
|   }, | ||||
|   "pcbnew": { | ||||
|     "last_paths": { | ||||
| @@ -393,6 +403,8 @@ | ||||
|   "schematic": { | ||||
|     "annotate_start_num": 0, | ||||
|     "drawing": { | ||||
|       "dashed_lines_dash_length_ratio": 12.0, | ||||
|       "dashed_lines_gap_length_ratio": 3.0, | ||||
|       "default_line_thickness": 6.0, | ||||
|       "default_text_size": 50.0, | ||||
|       "field_names": [], | ||||
| @@ -424,7 +436,11 @@ | ||||
|     "page_layout_descr_file": "${VL_LIBS}/Sheet_Templates/VelesLabs_Kicad_Schematic_Sheet_Template.kicad_wks", | ||||
|     "plot_directory": "Project_Outputs/Schematic/", | ||||
|     "spice_adjust_passive_values": false, | ||||
|     "spice_current_sheet_as_root": false, | ||||
|     "spice_external_command": "spice \"%I\"", | ||||
|     "spice_model_current_sheet_as_root": true, | ||||
|     "spice_save_all_currents": false, | ||||
|     "spice_save_all_voltages": false, | ||||
|     "subpart_first_id": 65, | ||||
|     "subpart_id_separator": 0 | ||||
|   }, | ||||
|   | ||||
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							
		Reference in New Issue
	
	Block a user